Anritsu - GRL

PCIe 4.0 BASE Rx Test Application

Release Note
Third Edition

This software is released for PCIe BASE Rx Test.

Table of Contents

<table>
<thead>
<tr>
<th>Item</th>
<th>Contents</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Release Software</td>
<td>Provides information for this release.</td>
</tr>
<tr>
<td></td>
<td>...Page 2</td>
</tr>
<tr>
<td>2. Peripheral Devices</td>
<td>Shows the list of devices that can be controlled by this software.</td>
</tr>
<tr>
<td></td>
<td>...Page 2</td>
</tr>
<tr>
<td>3. Added Functions</td>
<td>Describes added functions for this release.</td>
</tr>
<tr>
<td></td>
<td>...Page 3</td>
</tr>
<tr>
<td></td>
<td>...Page 3</td>
</tr>
<tr>
<td>5. Remaining Known Bugs</td>
<td>Describes known software bugs in this version to be fixed in future</td>
</tr>
<tr>
<td></td>
<td>releases.</td>
</tr>
<tr>
<td></td>
<td>...Page 3</td>
</tr>
<tr>
<td>6. Usage Notes</td>
<td>Describes precautions for using this software.</td>
</tr>
<tr>
<td></td>
<td>...Page 4</td>
</tr>
<tr>
<td>7. Troubleshooting</td>
<td>Describes troubleshooting procedures for using this software.</td>
</tr>
<tr>
<td></td>
<td>...Page 15</td>
</tr>
<tr>
<td>Appendix</td>
<td>Describes Quick Startup Guide.</td>
</tr>
<tr>
<td></td>
<td>...Page 17</td>
</tr>
</tbody>
</table>
1. Released Software

The certificate software versions for Keysight / Tektronix Scope are shown in the table.

**Keysight**

<table>
<thead>
<tr>
<th>Edition</th>
<th>GRL BASE Rx Test Application</th>
<th>Anritsu MX190000A</th>
<th>Anritsu MX183000A</th>
<th>Scope</th>
</tr>
</thead>
<tbody>
<tr>
<td>03</td>
<td>V1.5.105</td>
<td>V4.03.12</td>
<td>V4.03.15</td>
<td>DSAZ634A V06.40.00714</td>
</tr>
<tr>
<td></td>
<td></td>
<td>V4.02.10</td>
<td>V4.02.10</td>
<td></td>
</tr>
<tr>
<td>02</td>
<td>V1.5.105</td>
<td>V3.00.05</td>
<td>V3.06.16</td>
<td>DSAZ634A V06.20.01101</td>
</tr>
<tr>
<td>01</td>
<td>V1.5.105</td>
<td>V2.05.08</td>
<td>V3.05.00</td>
<td>DSAZ634A V06.20.01101</td>
</tr>
</tbody>
</table>

**Tektronix**

<table>
<thead>
<tr>
<th>Edition</th>
<th>GRL BASE Rx Test Application</th>
<th>Anritsu MX190000A</th>
<th>Anritsu MX183000A</th>
<th>Scope</th>
</tr>
</thead>
<tbody>
<tr>
<td>03</td>
<td>V1.5.105</td>
<td>V4.03.12</td>
<td>V4.03.15</td>
<td>DPO73304DX 10.8.3 Build 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>V4.02.10</td>
<td>V4.02.10</td>
<td></td>
</tr>
<tr>
<td>02</td>
<td>V1.5.105</td>
<td>V3.00.05</td>
<td>V3.06.16</td>
<td>DPO73304DX 10.8.3 Build 3</td>
</tr>
<tr>
<td>01</td>
<td>V1.5.105</td>
<td>V2.05.08</td>
<td>V3.05.00</td>
<td>DPO73304DX 10.8.3 Build 3</td>
</tr>
</tbody>
</table>

2. Peripheral Devices

The peripheral devices of the application are shown in the table.

<table>
<thead>
<tr>
<th>Model</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>MP1900A</td>
<td>Signal Quality Analyzer-R</td>
</tr>
<tr>
<td>MU181000B</td>
<td>12.5GHz 4port Synthesizer (Option02 is required.)</td>
</tr>
<tr>
<td>MU181500B</td>
<td>Jitter Modulation Source</td>
</tr>
<tr>
<td>MU195020A</td>
<td>21G/32G bit/s SI PPG</td>
</tr>
<tr>
<td>MU195040A</td>
<td>21G/32G bit/s SI ED</td>
</tr>
<tr>
<td>MU195050A</td>
<td>Noise Generator</td>
</tr>
</tbody>
</table>

For the installation position of the mainframe, refer to the Anritsu website ([https://www.anritsu.com](https://www.anritsu.com)).
3. Added Functions
   None

4. Bug Fixes
   None

5. Remaining Known Bugs
   None
6. Usage Notes

The precautions for using each version are described below.

6.1 ISI Generator explanation

ISI Generator can be selected from the following three options:

- None
- Artek
- PCIE ISI Board

This section explains these three options.
6.1.1 None (Recommended):
27, 28 and 30 dB Insertion Loss channels (e.g., PCIe Gen4 CEM Fixtures) calibrated by VNA should be used for this setting. User fixtures would be acceptable if they meet the specifications.

6.1.2 PCIE ISI Board (Optional):
This is an optional method to calibrate the Insertion Loss value (from 27.5 to 29.5 dB) using Step response of Seasim. If the Insertion Loss value of ISI Fixtures already calibrated by VNA, None must be selected and PCIE ISI Board should not be selected.
When you see the following message, enter the number printed on the CEM Board. For example,

CEM Board (Pair): 25
Artek ISI (%): 23

The Insertion Loss value equivalent to the label is automatically recorded by the software. The following value is recorded in this case.

When you see the following message, increase a physical insertion loss trace and type the label (numerical). For example,

CEM Board (Pair): 27
Artek ISI (%): 26

Repeatedly increase (or decrease) physical insertion loss trace until the calibration is complete.
6.1.3 Artek (Optional):
This is an optional method to automate calibration sequence. This method also calibrates the Insertion Loss using Step Response of Seasim instead of VNA. Artek CLE1000-S2 (Not A2) and PCIe 4.0 CEM ISI Variable or PCIe 4.0 Base Calibration Board are required for this setting.

PCIe 4.0 CEM ISI Variable configuration

PCIe 4.0 Base Calibration Board Medium Loss configuration
6.2 How to shorten measurement time

- EH / EW Calibration

Set Sigtest N Acquisition (basically set to 7 to comply with the test) to 4 or less. Also, set Parallel SigTest Run and Maximum Thread Spawn to True and 4. In order to operate with these settings, CPU with at least CORE i5 and 4 cores is necessary. If the CPU has higher performance than this, it can process even more numbers in parallel. If a set value is larger than the number that can be processed by the CPU, a SigTest error may occur.
- BER and Margin Test

Decrease **Margin Test Measurement Time** and **Margin Test Max Steps**.

Set **Retrain When Sj Frequency Changed** to **False**.
6.3 **Note on Apply Embedding**

Basically, in order to comply with the PCIe standard:
- Use a scope with the Embedded function installed.
- With the GRL software, set **Apply Embedding** (3 dB for AIC, 5 dB for System on the scope) to **True**.

This section explains an alternative (optional) procedure for performing calibration when using a scope without the Embedded function installed.

In order to use the Embed function, the InfiniiSim waveform transformation toolset (Option N5465A InfiniiSim) is required on the Keysight scope. If the option is not installed on the scope, set the parameter to **False**. Note that no option is required for Tektronix scopes.

Also, if the parameter is set to **False**, the IL value needs to be added on the physical loss board*. Specifically, for Add-in Card (Upstream, Non-root) calibration, Pair 6 or less* should be used instead of Pair 0. For System (Downstream, Root) calibration, Pair 26 should be used instead of Pair16 or less*. The connection diagrams are shown in Figure 6.3-1 and Figure 6.3-2.

*As pair number increases by 1, insertion Loss increases by 0.5 dB at 8 GHz. So Pair 6 insertion loss is 3 dB bigger than Pair 0. But, embedding loss and physical loss have different effects on actual EH/EW. If EH/EW calibration is failed, reduce Pair number. Note that this method is optional, and use of the embedding function is official procedure based on the PCIe standard.
- Difference of connection between Embedding and No Embedding Channel Loss when calibrating EH/EW (Add-In Card).

![Diagram](image)

When operating with “No Embedding”, the physical IL (Insertion Loss) must be added on here.

If EH / EW calibration is failed, reduce the Pair number.

Figure 6.3-1 Connection Diagram for Add-in Card (Non-root) Calibration

When measuring BER, the DUT is connected to CBB 4.0, so CLB 4.0 and later fixtures are not used. Therefore, by increasing/decreasing the Pair number of “PCIe 4.0 ISI Variable Pair 0” instead of “PCIe 4.0 ISI Variable Pair 25 - 31”, it is possible to match the condition with the Embedding Channel Loss set on the scope.
- Difference of connection between Embedding and No Embedding Channel Loss when calibrating EH/EW (System Board).

- Note that this is setup for Base spec not CEM spec; therefore, the equipment connection is different from CEM spec.

![Connection Diagram for System (Root) Calibration](image)

When operating with "No Embedding", the physical IL (Insertion Loss) must be added on here. If EH / EW calibration is failed, reduce the Pair number.

Figure 6.3-2 Connection Diagram for System (Root) Calibration
6.4 Note on Apply Stress Voltage Param

To set all calibrated values to MP1900A, select **Apply Stress Voltage Param** on the **Select Test** tab.

To set only a desired value to MP1900A, select a value for **Preset** on the **Preset Settings** tab. In the case shown below, the calibrated value of only P6 will be set to MP1900A.
7. Troubleshooting

If you encounter any errors during calibration or testing, check as follows.

7.1 Calibration

7.1.1 In case of an error when calibrating Amplitude, Preset, SJ and RJ

- Check the RF connections. Especially, the connection polarity (Pos/Neg) and the trigger connections (PPG Aux Out and Scope Aux In) are easy to mistake.

- Check the software version. A different version of software may cause an unexpected error.

- Check the SigTest version. SigTest version needs to be 3.2.0 for Gen3 or 4.0.38 for Gen4. Also, this should be installed to the directory C:\Program Files (x86). Do not change the installation directory from the default setting.

7.1.2 In case of a SigTest error when performing Long Channel Calibration

A SigTest error message is displayed and SigTest has stopped working when calibrating SJ, RJ and EH/EW. Since this message is no effect on calibration results, click Close the program to continue the calibration.

To avoid this message:

- Close all applications except the GRL software, MX190000A, MX183000A and scope applications. Especially when VNC is running, SigTest may not work properly.

- If you see this message frequently despite not running other applications on the PC, use another PC with the GRL software installed.

7.1.3 When Final Eye calibration cannot be succeeded

- Use the ISI Trace properly calibrated to 27 to 30 dB. It is recommended to use the calibration fixture distributed by the PCI-SIG.

- If any components (DC block, Power Divider, Attenuator and Adaptor) are attached to the Noise module output, remove them. These components may affect the waveform.
7.2 Others

7.2.1 When a session file cannot be loaded

- Close the folder where you installed the GRL software and saved PDF report file(s) because the loaded session file accesses and edits the folder.
Appendix

A. Quick Startup Guide

1. Connect instruments with Ethernet cables as shown below.
2. Set the IP addresses as shown below. These can be set in the Network and Sharing Center (Windows OS feature).
3. Install all applications as shown below (Yellow letters).

- Recommended connection

![Recommended Connection Diagram]

* Artek CEL1000 ISI Variable is not mandatory.

- Optional connection

![Optional Connection Diagram]

* TekVISA is needed to control Tektronix scopes. But, the PC on which TekVISA is installed cannot control Keysight scopes. Also, this configuration makes the remote control speed slower than the recommended configuration.

* Artek CEL1000 ISI Variable is not mandatory.
4. Launch application and configure equipment settings. Enter the scope address as below, and click ![image]. If the setting and connection are correct, the button will turn green.

Tektronix Scope
When the GRL software is installed on the laptop: TCPIP0::192.168.2.110::inst0::INSTR
When the GRL software is installed on the scope: GPIBX::1::INSTR*
* Tektronix scope cannot use TCP/IP when the GRL software is installed on it. In this case, GPIB VISA should be set. The address can be checked using the VISA instruments Manager.

Keysight Scope
When the GRL software is installed on the laptop: TCPIP0::192.168.2.110::inst0::INSTR
When the GRL software is installed on the scope: TCPIP0::localhost::inst0::INSTR

MX190000A: TCPIP0::192.168.2.100::5001::SOCKET*
MX183000A: TCPIP0::192.168.2.100::5000::SOCKET*
* Port numbers should be set for MX190000A and MX183000A.

ISI Generator: COM4*
* Enter the COM number which can be checked by the CLE-1000 software.
* The CLE1000 software must be closed when controlled by the GRL Software.